Part Number Hot Search : 
LSH20 WM7211E FBP005 C4052 M66257FP NSPW570 R24D05 S1215
Product Description
Full Text Search
 

To Download 24LC04B-ESTG Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  ? 2005 microchip technology inc. ds21708d-page 1 24aa04/24lc04b device selection table features: ? single supply with operation down to 1.8v ? low-power cmos technology: - 1 ma active current, typical -1 a standby current, typical (i-temp) ? organized as 2 blocks of 256 bytes (2 x 256 x 8) ? 2-wire serial interface bus, i 2 c? compatible ? schmitt trigger inputs for noise suppression ? output slope control to eliminate ground bounce ? 100 khz (24aa04) and 400 khz (24lc04b) compatibility ? self-timed write cycle (including auto-erase) ? page write buffer for up to 16 bytes ? hardware write-protect for entire memory ? can be operated as a serial rom ? factory programming (qtp) available ? esd protection > 4,000v ? 1,000,000 erase/write cycles ? data retention > 200 years ? 8-lead pdip, soic, tssop, dfn and msop packages ? 5-lead sot-23 package ? pb-free finish available ? available for extended temperature ranges: - industrial (i): -40c to +85c - automotive (e): -40c to +125c description: the microchip technology inc. 24aa04/24lc04b (24xx04*) is a 4 kbit electrically erasable prom. the device is organized as two blocks of 256 x 8-bit memory with a 2-wire serial interface. low-voltage design permits operation down to 1.8v, with standby and active currents of only 1 a and 1 ma, respectively. the 24xx04 also has a page write capability for up to 16 bytes of data. the 24xx04 is available in the standard 8-pin pdip, surface mount soic, tssop, 2x3 dfn and msop packages and is also available in the 5-lead sot-23 package. package types block diagram part number vcc range max clock frequency temp ranges 24aa04 1.8-5.5 400 khz (1) i 24lc04b 2.5-5.5 400 khz i, e note 1: 100 khz for v cc <2.5v a0 a1 a2 v ss v cc wp scl sda 1 2 3 4 8 7 6 5 pdip, msop soic, tssop a0 a1 a2 v ss 1 2 3 4 8 7 6 5 v cc wp scl sda dfn a0 a1 a2 v ss wp scl sda v cc sot-23-5 15 4 3 scl vss sda wp vcc 2 note: pins a0, a1 and a2 are not used by the 24xx04. (no internal connections). 8 7 6 5 1 2 3 4 hv eeprom array page ydec xdec sense amp. memory control logic i/o control logic i/o wp sda scl v cc v ss r/w control latches generator 4k i 2 c ? serial eeprom
24aa04/24lc04b ds21708d-page 2 ? 2005 microchip technology inc. 1.0 electrical characteristics absolute maximum ratings (?) v cc ............................................................................................................................... ..............................................6.5v all inputs and outputs w.r.t. v ss ......................................................................................................... -0.3v to v cc +1.0v storage temperature ............................................................................................................ ...................-65c to +150c ambient temperature with power applied ......................................................................................... .......-65c to +125c esd protection on all pins ............................................................................................................................... ....................... 4kv table 1-1: dc characteristics ? notice: stresses above those listed under ?absolute maximum ratings? may cause permanent damage to the device. this is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational listings of this specification is not implied. exposure to maximum rating conditions for extended periods may affect device reliability. dc characteristics industrial (i): t a = -40c to +85c, v cc = +1.8v to +5.5v automotive (e): t a = -40c to +125c, v cc = +2.5v to +5.5v param. no. sym characteristic min typ max units conditions d1 v ih wp, scl and sda pins ? ???? d2 ? high-level input voltage 0.7 v cc ??v? d3 v il low-level input voltage ? ? 0.3 v cc v? d4 v hys hysteresis of schmitt trigger inputs 0.05 v cc ??v (note) d5 v ol low-level output voltage ? ? 0.40 v i ol = 3.0 ma, v cc = 2.5v d6 i li input leakage current ??1 av in = v ss or v cc d7 i lo output leakage current ??1 av out = v ss or v cc d8 c in , c out pin capacitance (all inputs/outputs) ??10pfv cc = 5.0v (note) t a = 25c, f clk = 1 mhz d9 i cc write operating current ?0.1 3mav cc = 5.5v, scl = 400 khz d10 i cc read ? 0.05 1 ma ? d11 i ccs standby current ? ? 0.01 ? 1 5 a a industrial automotive sda = scl = v cc wp = v ss note: this parameter is periodically sampled and not 100% tested.
? 2005 microchip technology inc. ds21708d-page 3 24aa04/24lc04b table 1-2: ac characteristics ac characteristics industrial (i): t a = -40c to +85c, v cc = +1.8v to +5.5v automotive (e): t a = -40c to +125c, v cc = +2.5v to +5.5v param. no. sym characteristic min typ max units conditions 1f clk clock frequency ? ? ? ? 400 100 khz 2.5v v cc 5.5v 1.8v v cc < 2.5v (24aa04) 2 t high clock high time 600 4000 ? ? ? ? ns 2.5v v cc 5.5v 1.8v v cc < 2.5v (24aa04) 3t low clock low time 1300 4700 ? ? ? ? ns 2.5v v cc 5.5v 1.8v v cc < 2.5v (24aa04) 4t r sda and scl rise time (note 1) ? ? ? ? 300 1000 ns 2.5v v cc 5.5v (note 1) 1.8v v cc < 2.5v (24aa04) (note 1) 5t f sda and scl fall time ? ? ? 300 ns (note 1) 6t hd : sta start condition hold time 600 4000 ? ? ? ? ns 2.5v v cc 5.5v 1.8v v cc < 2.5v (24aa04) 7t su : sta start condition setup time 600 4700 ? ? ? ? ns 2.5v v cc 5.5v 1.8v v cc < 2.5v (24aa04) 8t hd : dat data input hold time 0 ? ? ?ns (note 2) 9t su : dat data input setup time 100 250 ? ? ? ? ns 2.5v v cc 5.5v 1.8v v cc < 2.5v (24aa04) 10 t su : sto stop condition setup time 600 4000 ? ? ? ? ns 2.5v v cc 5.5v 1.8v v cc < 2.5v (24aa04) 11 t aa output valid from clock (note 2) ? ? ? ? 900 3500 ns 2.5v v cc 5.5v 1.8v v cc < 2.5v (24aa04) 12 t buf bus free time: time the bus must be free before a new transmission can start 1300 4700 ? ? ? ? ns 2.5v v cc 5.5v 1.8v v cc < 2.5v (24aa04) 13 t of output fall time from v ih minimum to v il maximum 20+0.1c b ? ? ? 250 250 ns 2.5v v cc 5.5v 1.8v v cc < 2.5v (24aa04) 14 t sp input filter spike suppression (sda and scl pins) ? ? 50 ns (notes 1 and 3) 15 t wc write cycle time (byte or page) ??5ms? 16 ? endurance 1m ? ? cycles 25c, (note 4) note 1: not 100% tested. c b = total capacitance of one bus line in pf. 2: as a transmitter, the device must provide an internal minimum delay time to bridge the undefined region (minimum 300 ns) of the falling edge of scl to avoid unintended generation of start or stop conditions. 3: the combined t sp and v hys specifications are due to new schmitt trigger inputs which provide improved noise spike suppression. this eliminates the need for a t i specification for standard operation. 4: this parameter is not tested but ensured by characterization. for endurance estimates in a specific application, please consult the total endurance? model which can be obtained from microchip?s web site at www.microchip.com.
24aa04/24lc04b ds21708d-page 4 ? 2005 microchip technology inc. figure 1-1: bus timing data figure 1-2: bus timing start/stop 7 5 2 4 8 9 10 12 11 14 6 scl sda in sda out 3 7 6 d4 10 start stop scl sda
? 2005 microchip technology inc. ds21708d-page 5 24aa04/24lc04b 2.0 functional description the 24xx04 supports a bidirectional, 2-wire bus and data transmission protocol. a device that sends data onto the bus is defined as transmitter, while a device receiving data is defined as a receiver. the bus has to be controlled by a master device which generates the serial clock (scl), controls the bus access and generates the start and stop conditions, while the 24xx04 works as slave. both master and slave can operate as transmitter or receiver, but the master device determines which mode is activated. 3.0 bus characteristics the following bus protocol has been defined: ? data transfer may be initiated only when the bus is not busy. ? during data transfer, the data line must remain stable whenever the clock line is high. changes in the data line while the clock line is high will be interpreted as a start or stop condition. accordingly, the following bus conditions have been defined (figure 3-1). 3.1 bus not busy (a) both data and clock lines remain high. 3.2 start data transfer (b) a high-to-low transition of the sda line while the clock (scl) is high determines a start condition. all commands must be preceded by a start condition. 3.3 stop data transfer (c) a low-to-high transition of the sda line while the clock (scl) is high determines a stop condition. all operations must be ended with a stop condition. 3.4 data valid (d) the state of the data line represents valid data when, after a start condition, the data line is stable for the duration of the high period of the clock signal. the data on the line must be changed during the low period of the clock signal. there is one clock pulse per bit of data. each data transfer is initiated with a start condition and terminated with a stop condition. the number of data bytes transferred between start and stop conditions is determined by the master device and is, theoretically, unlimited (although only the last sixteen will be stored when doing a write operation). when an overwrite does occur, it will replace data in a first-in first-out (fifo) fashion. 3.5 acknowledge each receiving device, when addressed, is obliged to generate an acknowledge after the reception of each byte. the master device must generate an extra clock pulse which is associated with this acknowledge bit. the device that acknowledges has to pull down the sda line during the acknowledge clock pulse in such a way that the sda line is stable low during the high period of the acknowledge related clock pulse. of course, setup and hold times must be taken into account. during reads, a master must signal an end of data to the slave by not generating an acknowledge bit on the last byte that has been clocked out of the slave. in this case, the slave (24xx04) will leave the data line high to enable the master to generate the stop condition. figure 3-1: data transfer sequence on the serial bus note: the 24xx04 does not generate any acknowledge bits if an internal programming cycle is in progress. scl sda (a) (b) (d) (d) (a) (c) start condition address or acknowledge valid data allowed to change stop condition
24aa04/24lc04b ds21708d-page 6 ? 2005 microchip technology inc. 3.6 device addressing a control byte is the first byte received following the start condition from the master device. the control byte consists of a four-bit control code. for the 24xx04, this is set as ? 1010 ? binary for read and write operations. the next two bits of the control byte are ?don?t care?s? for the 24xx04. the last bit, b0, is used by the master device to select which of the two 256-word blocks of memory are to be accessed. this bit is, in effect, the most significant bit of the word address. the last bit of the control byte defines the operation to be performed. when set to ? 1 ?, a read operation is selected. when set to ? 0 ?, a write operation is selected. following the start condition, the 24xx04 monitors the sda bus checking the device type identifier being transmitted and, upon receiving a ? 1010 ? code, the slave device outputs an acknowledge signal on the sda line. depending on the state of the r/w bit, the 24xx04 will select a read or write operation. figure 3-2: control byte allocation operation control code block select r/w read 1010 block address 1 write 1010 block address 0 1010xx b0 r/w a start read/write slave address x = ?don?t care?
? 2005 microchip technology inc. ds21708d-page 7 24aa04/24lc04b 4.0 write operation 4.1 byte write following the start condition from the master, the device code (4 bits), the block address (3 bits) and the r/w bit, which is a logic low, is placed onto the bus by the master transmitter. this indicates to the addressed slave receiver that a byte with a word address will follow once it has generated an acknowledge bit during the ninth clock cycle. therefore, the next byte transmit- ted by the master is the word address and will be written into the address pointer of the 24xx04. after receiving another acknowledge signal from the 24xx04, the master device will transmit the data word to be written into the addressed memory location. the 24xx04 acknowledges again and the master generates a stop condition. this initiates the internal write cycle and, during this time, the 24xx04 will not generate acknowledge signals (figure 4-1). 4.2 page write the write control byte, word address and the first data byte are transmitted to the 24xx04 in the same way as in a byte write. but instead of generating a stop condi- tion the master transmits up to 16 data bytes to the 24xx04, which are temporarily stored in the on-chip page buffer and will be written into memory once the master has transmitted a stop condition. upon receipt of each word, the four lower-order address pointer bits are internally incremented by ? 1 ?. the higher-order 7 bits of the word address remain constant. if the master should transmit more than 16 words prior to generating the stop condition, the address counter will roll over and the previously received data will be overwritten. as with the byte write operation, once the stop condition is received an internal write cycle will begin (figure 4-2). figure 4-1: byte write figure 4-2: page write note: page write operations are limited to writing bytes within a single physical page regardless of the number of bytes actually being written. physical page boundaries start at addresses that are integer multiples of the page buffer size (or ?page size?) and end at addresses that are integer multiples of [page size ? 1]. if a page write command attempts to write across a physical page boundary, the result is that the data wraps around to the beginning of the current page (overwriting data previously stored there), instead of being written to the next page as might be expected. it is therefore necessary for the application software to prevent page write operations that would attempt to cross a page boundary. s p bus activity master sda line bus activity s t a r t s t o p control byte word address data a c k a c k a c k s p bus activity master sda line bus activity s t a r t control byte word address (n) data (n) data (n + 15) s t o p a c k a c k a c k a c k a c k data (n + 1)
24aa04/24lc04b ds21708d-page 8 ? 2005 microchip technology inc. 5.0 acknowledge polling since the device will not acknowledge during a write cycle, this can be used to determine when the cycle is complete (this feature can be used to maximize bus throughput). once the stop condition for a write command has been issued from the master, the device initiates the internally-timed write cycle and ack polling can then be initiated immediately. this involves the master sending a start condition followed by the control byte for a write command (r/w = 0 ). if the device is still busy with the write cycle, no ack will be returned. if the cycle is complete, the device will return the ack and the master can then proceed with the next read or write command. see figure 5-1 for a flow diagram of this operation. figure 5-1: acknowledge polling flow 6.0 write-protection the 24xx04 can be used as a serial rom when the wp pin is connected to v cc . programming will be inhibited and the entire memory will be write-protected. send write command send stop condition to initiate write cycle send start send control byte with r/w = 0 did device acknowledge (ack = 0 )? next operation no yes
? 2005 microchip technology inc. ds21708d-page 9 24aa04/24lc04b 7.0 read operation read operations are initiated in the same way as write operations, with the exception that the r/w bit of the slave address is set to ? 1 ?. there are three basic types of read operations: current address read, random read and sequential read. 7.1 current address read the 24xx04 contains an address counter that main- tains the address of the last word accessed, internally incremented by ? 1 ?. therefore, if the previous access (either a read or write operation) was to address n , the next current address read operation would access data from address n + 1 . upon receipt of the slave address with r/w bit set to ? 1 ?, the 24xx04 issues an acknowl- edge and transmits the 8-bit data word. the master will not acknowledge the transfer, but does generate a stop condition and the 24xx04 discontinues transmission (figure 7-1). 7.2 random read random read operations allow the master to access any memory location in a random manner. to perform this type of read operation, the word address must first be set. this is accomplished by sending the word address to the 24xx04 as part of a write operation. once the word address is sent, the master generates a start condition following the acknowledge. this termi- nates the write operation, but not before the internal address pointer is set. the master then issues the control byte again, but with the r/w bit set to a ? 1 ?. the 24xx04 will then issue an acknowledge and transmit the 8-bit data word. the master will not acknowledge the transfer, but does generate a stop condition and the 24xx04, will discontinue transmission (figure 7-2). 7.3 sequential read sequential reads are initiated in the same way as a random read, except that once the 24xx04 transmits the first data byte, the master issues an acknowledge as opposed to a stop condition in a random read. this directs the 24xx04 to transmit the next sequentially- addressed 8-bit word (figure 7-3). to provide sequential reads, the 24xx04 contains an internal address pointer that is incremented by one upon completion of each operation. this address pointer allows the entire memory contents to be serially read during one operation. 7.4 noise protection the 24xx04 employs a v cc threshold detector circuit which disables the internal erase/write logic if the v cc is below 1.5v at nominal conditions. the scl and sda inputs have schmitt trigger and filter circuits which suppress noise spikes to assure proper device operation, even on a noisy bus. figure 7-1: current address read sp bus activity master sda line bus activity s t o p control byte data (n) a c k n o a c k s t a r t
24aa04/24lc04b ds21708d-page 10 ? 2005 microchip technology inc. figure 7-2: random read figure 7-3: sequential read s p s bus activity master sda line bus activity s t a r t s t o p control byte a c k word address (n) control byte s t a r t data (n) a c k a c k n o a c k p bus activity master sda line bus activity s t o p control byte a c k n o a c k data (n) data (n + 1) data (n + 2) data (n + x) a c k a c k a c k
? 2005 microchip technology inc. ds21708d-page 11 24aa04/24lc04b 8.0 pin descriptions the descriptions of the pins are listed in table 8-1. table 8-1: pin function table 8.1 serial address/data input/output (sda) sda is a bidirectional pin used to transfer addresses and data into and out of the device. since it is an open- drain terminal, the sda bus requires a pull-up resistor to v cc (typical 10 k for 100 khz, 2 k for 400 khz). for normal data transfer, sda is allowed to change only during scl low. changes during scl high are reserved for indicating start and stop conditions. 8.2 serial clock (scl) the scl input is used to synchronize the data transfer to and from the device. 8.3 write-protect (wp) the wp pin must be connected to either v ss or v cc . if tied to v ss , normal memory operation is enabled (read/write the entire memory 000-1ff ). if tied to v cc , write operations are inhibited. the entire memory will be write-protected. read operations are not affected. this feature allows the user to use the 24xx04 as a serial rom when wp is enabled (tied to v cc ). 8.4 a0, a1, a2 the a0, a1 and a2 pins are not used by the 24xx04. they may be left floating or tied to either v ss or v cc . name pdip soic tssop dfn msop sot23 description a0 1 1 1 1 1 ? not connected a1 2 2 2 2 2 ? not connected a2 3 3 3 3 3 ? not connected v ss 444 4 4 2ground sda 5 5 5 5 5 3 serial address/data i/o scl666 6 6 1serial clock wp 7 7 7 7 7 5 write-protect input v cc 8 8 8 8 8 4 +1.8v to 5.5v power supply
24aa04/24lc04b ds21708d-page 12 ? 2005 microchip technology inc. 9.0 packaging information 9.1 package marking information xxxxxxxx t/xxxnnn yyww 8-lead pdip (300 mil) example: 8-lead soic (150 mil) example: xxxxxxxt xxxxyyww nnn 8-lead tssop example: 24lc04b i/p 13f 0527 24lc04bi sn 0527 13f 8-lead msop example: xxxx tyww nnn xxxxxt ywwnnn 4l04 i527 13f 4l4bi 52713 5-lead sot-23 example: xxnn m33f 8-lead 2x3 dfn example: 234 527 13 xxx yww nn 3 e 3 e
? 2005 microchip technology inc. ds21708d-page 13 24aa04/24lc04b part number 1st line marking codes tssop msop sot-23 dfn i temp. e temp. i temp. e temp. 24aa04 4a04 4a04t b3nn ? 231 ? 24lc04b 4l04 4l4bt m3nn n3nn 234 235 note: t = temperature grade (i, e) nn = alphanumeric traceability code legend: xx...x part number or part number code t temperature (i, e) y year code (last digit of calendar year) yy year code (last 2 digits of calendar year) ww week code (week of january 1 is week ?01?) nnn alphanumeric traceability code (2 characters for small packages) pb-free jedec designator for matte tin (sn) note : for very small packages with no room for the pb-free jedec designator , the marking will only appear on the outer carton or reel label. note : in the event the full microchip part number cannot be marked on one line, it wil l be carried over to the next line, thus limiting the number of available characters for customer-specific information. 3 e 3 e note: please visit www.microchip.com/pbfree for the latest information on pb-free conversion. * standard otp marking consists of microchip part number, year code, week code, and traceability code.
24aa04/24lc04b ds21708d-page 14 ? 2005 microchip technology inc. 8-lead plastic dual in-line (p) ? 300 mil (pdip) b1 b a1 a l a2 p e eb c e1 n d 1 2 units inches* millimeters dimension limits min nom max min nom max number of pins n 88 pitch p .100 2.54 top to seating plane a .140 .155 .170 3.56 3.94 4.32 molded package thickness a2 .115 .130 .145 2.92 3.30 3.68 base to seating plane a1 .015 0.38 shoulder to shoulder width e .300 .313 .325 7.62 7.94 8.26 molded package width e1 .240 .250 .260 6.10 6.35 6.60 overall length d .360 .373 .385 9.14 9.46 9.78 tip to seating plane l .125 .130 .135 3.18 3.30 3.43 lead thickness c .008 .012 .015 0.20 0.29 0.38 upper lead width b1 .045 .058 .070 1.14 1.46 1.78 lower lead width b .014 .018 .022 0.36 0.46 0.56 overall row spacing eb .310 .370 .430 7.87 9.40 10.92 mold draft angle top 51015 51015 mold draft angle bottom 51015 51015 * controlling parameter notes: dimensions d and e1 do not include mold flash or protrusions. mold flash or protrusions shall not exceed jedec equivalent: ms-001 drawing no. c04-018 .010? (0.254mm) per side. significant characteristic
? 2005 microchip technology inc. ds21708d-page 15 24aa04/24lc04b 8-lead plastic small outline (sn) ? narrow, 150 mil (soic) foot angle 048048 15 12 0 15 12 0 mold draft angle bottom 15 12 0 15 12 0 mold draft angle top 0.51 0.42 0.33 .020 .017 .013 b lead width 0.25 0.23 0.20 .010 .009 .008 c lead thickness 0.76 0.62 0.48 .030 .025 .019 l foot length 0.51 0.38 0.25 .020 .015 .010 h chamfer distance 5.00 4.90 4.80 .197 .193 .189 d overall length 3.99 3.91 3.71 .157 .154 .146 e1 molded package width 6.20 6.02 5.79 .244 .237 .228 e overall width 0.25 0.18 0.10 .010 .007 .004 a1 standoff 1.55 1.42 1.32 .061 .056 .052 a2 molded package thickness 1.75 1.55 1.35 .069 .061 .053 a overall height 1.27 .050 p pitch 8 8 n number of pins max nom min max nom min dimension limits millimeters inches* units 2 1 d n p b e e1 h l c 45 a2 a a1 * controlling parameter notes: dimensions d and e1 do not include mold flash or protrusions. mold flash or protrusions shall not exceed .010? (0.254mm) per side. jedec equivalent: ms-012 drawing no. c04-057 significant characteristic
24aa04/24lc04b ds21708d-page 16 ? 2005 microchip technology inc. 8-lead plastic thin shrink small outline (st) ? 4.4 mm (tssop) 10 5 0 10 5 0 mold draft angle bottom 10 5 0 10 5 0 mold draft angle top 0.30 0.25 0.19 .012 .010 .007 b lead width 0.20 0.15 0.09 .008 .006 .004 c lead thickness 0.70 0.60 0.50 .028 .024 .020 l foot length 3.10 3.00 2.90 .122 .118 .114 d molded package length 4.50 4.40 4.30 .177 .173 .169 e1 molded package width 6.50 6.38 6.25 .256 .251 .246 e overall width 0.15 0.10 0.05 .006 .004 .002 a1 standoff 0.95 0.90 0.85 .037 .035 .033 a2 molded package thickness 1.10 .043 a overall height 0.65 .026 p pitch 8 8 n number of pins max nom min max nom min dimension limits millimeters* inches units a2 a a1 l c 1 2 d n p b e e1 foot angle 048048 * controlling parameter notes: dimensions d and e1 do not include mold flash or protrusions. mold flash or protrusions shall not exceed .005? (0.127mm) per side. jedec equivalent: mo-153 drawing no. c04-086 significant characteristic
? 2005 microchip technology inc. ds21708d-page 17 24aa04/24lc04b 8-lead plastic micro small outline package (ms) (msop) d a a1 l c (f) a2 e1 e p b n 1 2 dim e nsions d and e1 do not includ e mold flash or protrusions. mold flash or protrusions shall not .0 3 7 ref f footprint (r e f e r e nc e ) e xc ee d .010" (0.254mm) p e r sid e . not e s: drawing no. c04-111 *controlling param e t e r mold draft angl e top mold draft angl e bottom foot angl e l e ad width l e ad thickn e ss c b .00 3 .009 .006 .012 dim e nsion limits ov e rall h e ight mold e d packag e thickn e ss mold e d packag e width ov e rall l e ngth foot l e ngth standoff ov e rall width numb e r of pins pitch a l e1 d a1 e a2 .016 .024 .118 bsc .118 bsc .000 .0 3 0 .19 3 typ. .0 33 min p n units .026 bsc nom 8 inches 0.95 ref - - .009 .016 0.08 0.22 0 0.2 3 0.40 8 millimeters* 0.65 bsc 0.85 3 .00 bsc 3 .00 bsc 0.60 4.90 bsc .04 3 .0 3 1 .0 3 7 .006 0.40 0.00 0.75 min max nom 1.10 0.80 0.15 0.95 max 8 -- - 15 5 - 15 5 - jedec equival e nt: mo-187 0 - 8 5 5 - - 15 15 - - - -
24aa04/24lc04b ds21708d-page 18 ? 2005 microchip technology inc. 5-lead plastic small outline transistor (ot) (sot-23) 10 5 0 10 5 0 mold draft angle bottom 10 5 0 10 5 0 mold draft angle top 0.50 0.43 0.35 .020 .017 .014 b lead width 0.20 0.15 0.09 .008 .006 .004 c lead thickness 10 5 0 10 5 0 foot angle 0.55 0.45 0.35 .022 .018 .014 l foot length 3.10 2.95 2.80 .122 .116 .110 d overall length 1.75 1.63 1.50 .069 .064 .059 e1 molded package width 3.00 2.80 2.60 .118 .110 .102 e overall width 0.15 0.08 0.00 .006 .003 .000 a1 standoff 1.30 1.10 0.90 .051 .043 .035 a2 molded package thickness 1.45 1.18 0.90 .057 .046 .035 a overall height 1.90 .075 p1 outside lead pitch (basic) 0.95 .038 p pitch 5 5 n number of pins max nom min max nom min dimension limits millimeters inches* units 1 p d b n e e1 l c a2 a a1 p1 * controlling parameter notes: dimensions d and e1 do not include mold flash or protrusions. mold flash or protrusions shall not exceed .010? (0.254mm) per side. jedec equivalent: mo-178 drawing no. c04-091 significant characteristic
? 2005 microchip technology inc. ds21708d-page 19 24aa04/24lc04b 8-lead plastic dual flat no lead package (mc) 2x3x0.9 mm body (dfn) ? saw singulated exposed pad width exposed pad length contact length *controlling parameter contact width drawing no. c04-123 notes: exposed pad dimensions vary with paddle size. overall width e2 d2 l b e .016 .012 .008 .047 .055 .010 .118 bsc number of pins standoff contact thickness overall length overall height pitch p n units a a1 d a3 dimension limits 8 .000 .001 .008 ref. .079 bsc .031 .020 bsc min inches nom 0.40 0.25 3.00 bsc 0.30 .020 .071 .012 .064 0.20 1.20 1.39 0.50 0.30 1.80 1.62 0.02 0.80 2.00 bsc 0.20 ref. 0.50 bsc millimeters* .002 .039 0.00 min max nom 8 0.05 1.00 max 3. package may have one or more exposed tie bars at ends. 1. pin 1 visual index feature may vary, but must be located within the hatched area. 2. 0.90 .035 (not e 3) (not e 3) 4. jedec equivalent: mo-229 l e2 a3 a1 a top view d e exposed pad metal d2 bottom view 21 b p n (note 1) exposed tie bar pin 1 (note 2) id index area revised 05/24/04 -- -- -- --
24aa04/24lc04b ds21708d-page 20 ? 2005 microchip technology inc. appendix a: revision history revision c corrections to section 1.0, electrical characteristics. revision d added dfn package.
? 2005 microchip technology inc. ds21708d-page 21 24aa04/24lc04b the microchip web site microchip provides online support via our www site at www.microchip.com. this web site is used as a means to make files and information easily available to customers. accessible by using your favorite internet browser, the web site contains the following information: ? product support ? data sheets and errata, application notes and sample programs, design resources, user?s guides and hardware support documents, latest software releases and archived software ? general technical support ? frequently asked questions (faq), technical support requests, online discussion groups, microchip consultant program member listing ? business of microchip ? product selector and ordering guides, latest microchip press releases, listing of seminars and events, listings of microchip sales offices, distributors and factory representatives customer change notification service microchip?s customer notification service helps keep customers current on microchip products. subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest. to register, access the microchip web site at www.microchip.com, click on customer change notification and follow the registration instructions. customer support users of microchip products can receive assistance through several channels: ? distributor or representative ? local sales office ? field application engineer (fae) ? technical support ? development systems information line customers should contact their distributor, representative or field application engineer (fae) for support. local sales offices are also available to help customers. a listing of sales offices and locations is included in the back of this document. technical support is available through the web site at: http://support.microchip.com in addition, there is a development systems information line which lists the latest versions of microchip?s development systems software products. this line also provides information on how customers can receive currently available upgrade kits. the development systems information line numbers are: 1-800-755-2345 ? united states and most of canada 1-480-792-7302 ? other international locations
24aa04/24lc04b ds21708d-page 22 ? 2005 microchip technology inc. reader response it is our intention to provide you with the best documentation possible to ensure successful use of your microchip prod- uct. if you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please fax your comments to the technical publications manager at (480) 792-4150. please list the following information, and use this outline to provide us with your comments about this document. to : technical publications manager re: reader response total pages sent ________ from: name company address city / state / zip / country telephone: (_______) _________ - _________ application (optional): would you like a reply? y n device: literature number: questions: fax: (______) _________ - _________ ds21708d 24aa04/24lc04b 1. what are the best features of this document? 2. how does this document meet your hardware and software development needs? 3. do you find the organization of this document easy to follow? if not, why? 4. what additions to the document do you think would enhance the structure and subject? 5. what deletions from the document could be made without affecting the overall usefulness? 6. is there any incorrect or misleading information (what and where)? 7. how would you improve this document?
? 2005 microchip technology inc. ds21708d-page23 24aa04/24lc04b product identification system to order or obtain information, e.g. , on pricing or delivery, refer to the factory or the listed sales office. note 1: most products manufactured after ja nuary 2005 will have a matte tin (pb-free) finish. most products manufactured before january 2005 will have a finish of approximately 63% sn and 37% pb (sn/pb). please visit www.microchip.com for the latest information on pb-free c onversion, including conversion date codes. sales and support data sheets products supported by a preliminary data sheet may have an e rrata sheet describing minor operational differences and recom- mended workarounds. to determine if an erra ta sheet exists for a particular device, please contact one of the following: 1. your local microchip sales office 2. the microchip corporate literature center u.s. fax: (480) 792-7277 3. the microchip worldwide site (www.microchip.com) please specify which device, revision of silicon and data sheet (include literature #) you are using. customer notification system register on our web site (www.microchip.com/cn) to receive the most current information on our products. part no. x /xx package temperature range device device: 24aa04: = 1.8v, 4 kbit i 2 c serial eeprom 24aa04t: = 1.8v, 4 kbit i 2 c serial eeprom (tape and reel) 24lc04b: = 2.5v, 4 kbit i 2 c serial eeprom 24lc04bt: = 2.5v, 4 kbit i 2 c serial eeprom (tape and reel) temperature range: i = -40c to +85c e = -40c to +125c package: mc = 2x3 dfn, 8-lead p = plastic dip (300 mil body), 8-lead sn = plastic soic (150 mil body), 8-lead st = plastic tssop (4.4 mm), 8-lead ms = plastic micro small outline (msop), 8-lead ot = sot-23, 5-lead (tape and reel only) lead finish blank = pb-free ? matte tin (see note 1) g = pb-free ? matte tin only examples: a) 24aa04-i/p: industrial temperature, 1.8v, pdip package b) 24aa04-i/sn: industrial temperature, 1.8v, soic package c) 24aa04t-i/ot: industrial temperature, 1.8v, sot-23 package, tape and reel d) 24lc04b-i/p: industrial temperature, 2.5v, pdip package e) 24lc04b-e/sn: extended temperature, 2.5v, soic package f) 24lc04bt-i/ot: industrial temperature, 2.5v, sot-23 package, tape and reel x lead finish
24aa04/24lc04b ds21708d-page 24 ? 2005 microchip technology inc. notes:
? 2005 microchip technology inc. ds21708d-page 25 information contained in this publication regarding device applications and the like is prov ided only for your convenience and may be superseded by updates. it is your responsibility to ensure that your application m eets with your specifications. microchip makes no representations or war- ranties of any kind whether express or implied, written or oral, statutory or otherwise, related to the information, including but not limited to its condition, quality, performance, merchantability or fitness for purpose . microchip disclaims all liability arising from this information and its use. use of microchip?s products as critical components in life support systems is not authorized except with express written approval by microchip. no licenses are conveyed, implicitly or otherwise, under any microchip intellectual property rights. trademarks the microchip name and logo, the microchip logo, accuron, dspic, k ee l oq , micro id , mplab, pic, picmicro, picstart, pro mate, powersmart, rfpic, and smartshunt are registered trademarks of micr ochip technology incorporated in the u.s.a. and other countries. amplab, filterlab, migratable memory, mxdev, mxlab, picmaster, seeval, smartsensor and the embedded control solutions company are registered trademarks of microchip technology incorporated in the u.s.a. analog-for-the-digital age, app lication maestro, dspicdem, dspicdem.net, dspicworks, ecan, economonitor, fansense, flexrom, fuzzylab, in-circuit serial programming, icsp, icepic, mpasm, mplib, mplink, mpsim, pickit, picdem, picdem.net, piclab, pictail, powercal, powerinfo, powermate, powertool, rflab, rfpicdem, select mode, smart serial, smarttel, total endurance and wiperlock are tr ademarks of microchip technology incorporated in the u.s.a. and other countries. sqtp is a service mark of mi crochip technology incorporated in the u.s.a. all other trademarks mentioned herein are property of their respective companies. ? 2005, microchip technology incorporated, printed in the u.s.a., all rights reserved. printed on recycled paper. note the following details of the code protection feature on microchip devices: ? microchip products meet the specification cont ained in their particular microchip data sheet. ? microchip believes that its family of products is one of the most secure families of its kind on the market today, when used i n the intended manner and under normal conditions. ? there are dishonest and possibly illegal methods used to breach the code protection feature. all of these methods, to our knowledge, require using the microchip produc ts in a manner outside the operating specif ications contained in microchip?s data sheets. most likely, the person doing so is engaged in theft of intellectual property. ? microchip is willing to work with the customer who is concerned about the integrity of their code. ? neither microchip nor any other semiconduc tor manufacturer can guarantee the security of their code. code protection does not mean that we are guaranteeing the product as ?unbreakable.? code protection is constantly evolving. we at microchip are co mmitted to continuously improvin g the code protection features of our products. attempts to break microchip?s code protection feature may be a violation of the digital millennium copyright act. if such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that act. microchip received iso/ts-16949:2002 quality system certification for its worldwide headquarters, design and wafer fabrication facilities in chandler and tempe, arizona and mountain view, california in october 2003. the company?s quality system processes and procedures are for its picmicro ? 8-bit mcus, k ee l oq ? code hopping devices, serial eeproms, microperipherals, nonvolatile memory and analog products. in addition, microchip?s quality system for the design and manufacture of development systems is iso 9001:2000 certified.
ds21708d-page 26 ? 2005 microchip technology inc. americas corporate office 2355 west chandler blvd. chandler, az 85224-6199 tel: 480-792-7200 fax: 480-792-7277 technical support: http://support.microchip.com web address: www.microchip.com atlanta alpharetta, ga tel: 770-640-0034 fax: 770-640-0307 boston westborough, ma tel: 774-760-0087 fax: 774-760-0088 chicago itasca, il tel: 630-285-0071 fax: 630-285-0075 dallas addison, tx tel: 972-818-7423 fax: 972-818-2924 detroit farmington hills, mi tel: 248-538-2250 fax: 248-538-2260 kokomo kokomo, in tel: 765-864-8360 fax: 765-864-8387 los angeles mission viejo, ca tel: 949-462-9523 fax: 949-462-9608 san jose mountain view, ca tel: 650-215-1444 fax: 650-961-0286 toronto mississauga, ontario, canada tel: 905-673-0699 fax: 905-673-6509 asia/pacific australia - sydney tel: 61-2-9868-6733 fax: 61-2-9868-6755 china - beijing tel: 86-10-8528-2100 fax: 86-10-8528-2104 china - chengdu tel: 86-28-8676-6200 fax: 86-28-8676-6599 china - fuzhou tel: 86-591-8750-3506 fax: 86-591-8750-3521 china - hong kong sar tel: 852-2401-1200 fax: 852-2401-3431 china - shanghai tel: 86-21-5407-5533 fax: 86-21-5407-5066 china - shenyang tel: 86-24-2334-2829 fax: 86-24-2334-2393 china - shenzhen tel: 86-755-8203-2660 fax: 86-755-8203-1760 china - shunde tel: 86-757-2839-5507 fax: 86-757-2839-5571 china - qingdao tel: 86-532-502-7355 fax: 86-532-502-7205 asia/pacific india - bangalore tel: 91-80-2229-0061 fax: 91-80-2229-0062 india - new delhi tel: 91-11-5160-8631 fax: 91-11-5160-8632 japan - kanagawa tel: 81-45-471- 6166 fax: 81-45-471-6122 korea - seoul tel: 82-2-554-7200 fax: 82-2-558-5932 or 82-2-558-5934 singapore tel: 65-6334-8870 fax: 65-6334-8850 taiwan - kaohsiung tel: 886-7-536-4818 fax: 886-7-536-4803 taiwan - taipei tel: 886-2-2500-6610 fax: 886-2-2508-0102 taiwan - hsinchu tel: 886-3-572-9526 fax: 886-3-572-6459 europe austria - weis tel: 43-7242-2244-399 fax: 43-7242-2244-393 denmark - ballerup tel: 45-4450-2828 fax: 45-4485-2829 france - massy tel: 33-1-69-53-63-20 fax: 33-1-69-30-90-79 germany - ismaning tel: 49-89-627-144-0 fax: 49-89-627-144-44 italy - milan tel: 39-0331-742611 fax: 39-0331-466781 netherlands - drunen tel: 31-416-690399 fax: 31-416-690340 england - berkshire tel: 44-118-921-5869 fax: 44-118-921-5820 w orldwide s ales and s ervice 03/01/05


▲Up To Search▲   

 
Price & Availability of 24LC04B-ESTG

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X